enow.com Web Search

Search results

  1. Results from the WOW.Com Content Network
  2. NL5 circuit simulator - Wikipedia

    en.wikipedia.org/wiki/NL5_Circuit_Simulator

    Non-linear components are represented as piecewise-linear, or as a function (simulated with one step delay). For mixed-signal systems, system-level, and behavioral modeling NL5 uses simple basic digital, function, C-code, and DLL components. Practically all parameters of NL5 components can be set to positive, negative, zero, or infinity value.

  3. Delay calculation - Wikipedia

    en.wikipedia.org/wiki/Delay_calculation

    Elmore delay [5] is a simple approximation, often used where speed of calculation is important but the delay through the wire itself cannot be ignored. It uses the R and C values of the wire segments in a simple calculation. The delay of each wire segment is the R of that segment times the downstream C. Then all delays are summed from the root.

  4. Group delay and phase delay - Wikipedia

    en.wikipedia.org/wiki/Group_delay_and_phase_delay

    The group delay and phase delay properties of a linear time-invariant (LTI) system are functions of frequency, giving the time from when a frequency component of a time varying physical quantity—for example a voltage signal—appears at the LTI system input, to the time when a copy of that same frequency component—perhaps of a different physical phenomenon—appears at the LTI system output.

  5. List of free electronics circuit simulators - Wikipedia

    en.wikipedia.org/wiki/List_of_free_electronics...

    List of free analog and digital electronic circuit simulators, available for Windows, macOS, Linux, and comparing against UC Berkeley SPICE. The following table is split into two groups based on whether it has a graphical visual interface or not.

  6. Bucket-brigade device - Wikipedia

    en.wikipedia.org/wiki/Bucket-brigade_device

    A well-known integrated circuit device around 1976, the Reticon SAD-1024 [2] implemented two 512-stage analog delay lines in a 16-pin DIP. It allowed clock frequencies ranging from 1.5 kHz to more than 1.5 MHz. The SAD-512 was a single delay line version.

  7. Static timing analysis - Wikipedia

    en.wikipedia.org/wiki/Static_timing_analysis

    Static timing analysis (STA) is a simulation method of computing the expected timing of a synchronous digital circuit without requiring a simulation of the full circuit. High-performance integrated circuits have traditionally been characterized by the clock frequency at which they operate. Measuring the ability of a circuit to operate at the ...

  8. Bridged T delay equaliser - Wikipedia

    en.wikipedia.org/wiki/Bridged_T_delay_equaliser

    2.8 GHz superconducting bridged T delay equaliser in YBCO on lanthanum aluminate substrate. Losses in the circuit cause the maximum delay to be reduced, a problem that can be ameliorated with the use of high-temperature superconductors. Such a circuit has been realised as a lumped-element planar implementation in thin-film using microstrip ...

  9. Analog delay line - Wikipedia

    en.wikipedia.org/wiki/Analog_delay_line

    A series of resistor–capacitor circuits (RC circuits) can be cascaded to form a delay. A long transmission line can also provide a delay element. The delay time of an analog delay line may be only a few nanoseconds or several milliseconds, limited by the practical size of the physical medium used to delay the signal and the propagation speed ...