enow.com Web Search

Search results

  1. Results from the WOW.Com Content Network
  2. Open collector - Wikipedia

    en.wikipedia.org/wiki/Open_collector

    For an NPN open emitter output, the collector is connected to the positive voltage rail, so the emitter outputs a high voltage when the transistor is on and is hi-Z when off. For a PNP open emitter output, the collector is connected to the low voltage supply, so the emitter outputs a low voltage when the transistor is on and is hi-Z when off.

  3. Three-state logic - Wikipedia

    en.wikipedia.org/wiki/Three-state_logic

    The open collector input/output is a popular alternative to three-state logic. For example, the I²C bus protocol (a bi-directional communication bus protocol often used between devices) specifies the use of pull-up resistors on the two communication lines. When devices are inactive, they "release" the communication lines and tri-state their ...

  4. Wired logic connection - Wikipedia

    en.wikipedia.org/wiki/Wired_logic_connection

    See also: Diode logic § Active-high AND logic gate Open-collector buffers connected as wired AND.. The wired AND connection is a form of AND gate.When using open collector or similar outputs (which can be identified by the ⎐ symbol in schematics), wired AND only requires a pull up resistor on the shared output wire.

  5. Resistor–transistor logic - Wikipedia

    en.wikipedia.org/wiki/Resistor–transistor_logic

    The output is inverted since the collector-emitter voltage of transistor Q 1 is taken as output, and is high when the inputs are low. Thus, the analog resistive network and the analog transistor stage perform the logic function NOR.

  6. Transistor–transistor logic - Wikipedia

    en.wikipedia.org/wiki/Transistor–transistor_logic

    A common variation omits the collector resistor of the output transistor, making an open-collector output. This allows the designer to fabricate wired logic by connecting the open-collector outputs of several logic gates together and providing a single external pull-up resistor. If any of the logic gates becomes logic low (transistor conducting ...

  7. Emitter-coupled logic - Wikipedia

    en.wikipedia.org/wiki/Emitter-coupled_logic

    The high power consumption of ECL meant that it has been used mainly when high speed is a vital requirement. Older high-end mainframe computers, such as the Enterprise System/9000 members of IBM's ESA/390 computer family, used ECL, [26] as did the Cray-1; [27] and first-generation Amdahl mainframes. (Current IBM mainframes use CMOS. [28])

  8. OR gate - Wikipedia

    en.wikipedia.org/wiki/OR_gate

    With active low open collector logic outputs, as used for control signals in many circuits, an OR function can be produced by wiring together several outputs. This arrangement is called a wired OR . This implementation of an OR function typically is also found in integrated circuits of N or P-type only transistor processes.

  9. Current-mode logic - Wikipedia

    en.wikipedia.org/wiki/Current-mode_logic

    Current mode logic (CML), or source-coupled logic (SCL), is a digital design style used both for logic gates and for board-level digital signaling of digital data.. The basic principle of CML is that current from a constant current generator is steered between two alternate paths depending on whether a logic zero or logic one is being represented.