enow.com Web Search

Search results

  1. Results from the WOW.Com Content Network
  2. AND gate - Wikipedia

    en.wikipedia.org/wiki/AND_gate

    The AND gate is a basic digital logic gate that implements logical conjunction (∧) from mathematical logic – AND gate behaves according to the truth table. A HIGH output (1) results only if all the inputs to the AND gate are HIGH (1). If not all of the inputs to the AND gate are HIGH, a LOW output results.

  3. Wired logic connection - Wikipedia

    en.wikipedia.org/wiki/Wired_logic_connection

    See also: Diode logic § Active-high AND logic gate Open-collector buffers connected as wired AND.. The wired AND connection is a form of AND gate.When using open collector or similar outputs (which can be identified by the ⎐ symbol in schematics), wired AND only requires a pull up resistor on the shared output wire.

  4. Logic gate - Wikipedia

    en.wikipedia.org/wiki/Logic_gate

    The semiconductor logic gate, on the other hand, acts as a high-gain voltage amplifier, which sinks a tiny current at its input and produces a low-impedance voltage at its output. It is not possible for current to flow between the output and the input of a semiconductor logic gate.

  5. Three-state logic - Wikipedia

    en.wikipedia.org/wiki/Three-state_logic

    The basic concept of the third state, high impedance (Hi-Z), is to effectively remove the device's influence from the rest of the circuit. If more than one device is electrically connected to another device, putting an output into the Hi-Z state is often used to prevent short circuits, or one device driving high (logical 1) against another device driving low (logical 0).

  6. Diode logic - Wikipedia

    en.wikipedia.org/wiki/Diode_logic

    A voltage source's output resistance and the subsequent gate's pull-up/down resistor form a voltage divider that weakens voltage levels. This decreases high voltages in OR gates and increases low voltages in AND gates. Thus the feasible amount of cascading is limited by the value of V F and the high-low voltage difference. With special designs ...

  7. Glitch removal - Wikipedia

    en.wikipedia.org/wiki/Glitch_removal

    This method consists of transforming high glitch gates into modified devices which filter out the glitches when a control signal is applied. When the control signal is high, the F-Gate operates as normal but when the control signal is low, the gate output is disconnected from the ground.

  8. Fan-out - Wikipedia

    en.wikipedia.org/wiki/Fan-out

    A perfect logic gate would have infinite input impedance and zero output impedance, allowing a gate output to drive any number of gate inputs.However, since real-world fabrication technologies exhibit less than perfect characteristics, a limit will be reached where a gate output cannot drive any more current into subsequent gate inputs - attempting to do so causes the voltage to fall below the ...

  9. NAND logic - Wikipedia

    en.wikipedia.org/wiki/NAND_logic

    A CMOS transistor NAND element. V dd denotes positive voltage.. In CMOS logic, if both of the A and B inputs are high, then both the NMOS transistors (bottom half of the diagram) will conduct, neither of the PMOS transistors (top half) will conduct, and a conductive path will be established between the output and Vss (ground), bringing the output low.