enow.com Web Search

Search results

  1. Results from the WOW.Com Content Network
  2. ECC memory - Wikipedia

    en.wikipedia.org/wiki/ECC_memory

    Some ECC-enabled boards and processors are able to support unbuffered (unregistered) ECC, but will also work with non-ECC memory; system firmware enables ECC functionality if ECC memory is installed. ECC may lower memory performance by around 2–3 percent on some systems, depending on the application and implementation, due to the additional ...

  3. RAM parity - Wikipedia

    en.wikipedia.org/wiki/RAM_parity

    As with parity RAM, additional information needs to be stored and more processing needs to be done, making ECC RAM more expensive and a little slower than non-parity and logic parity RAM. This type of ECC memory is especially useful for any application where reliability or uptime is a concern: failing bits in a memory word are detected and ...

  4. Registered memory - Wikipedia

    en.wikipedia.org/wiki/Registered_memory

    One 64 GiB DDR5-4800 ECC 1.1 V registered DIMM (RDIMM) Example of an unregistered DIMM (UDIMM) Registered memory (also called buffered memory) is computer memory that has a register between the DRAM modules and the system's memory controller. A registered memory module places less electrical load on a memory controller than an unregistered one.

  5. Memory scrubbing - Wikipedia

    en.wikipedia.org/wiki/Memory_scrubbing

    The normal memory reads issued by the CPU or DMA devices are checked for ECC errors, but due to data locality reasons they can be confined to a small range of addresses and keeping other memory locations untouched for a very long time. These locations can become vulnerable to more than one soft error, while scrubbing ensures the checking of the ...

  6. DDR5 SDRAM - Wikipedia

    en.wikipedia.org/wiki/DDR5_SDRAM

    Earlier DIMM generations featured only a single channel and one CA (Command/Address) bus controlling the whole memory module with its 64 (for non-ECC) or 72 (for ECC) data lines. Both subchannels on a DDR5 DIMM each have their own CA bus, controlling 32 bits for non-ECC memory and either 36 or 40 data lines for ECC memory, resulting in a total ...

  7. Random-access memory - Wikipedia

    en.wikipedia.org/wiki/Random-access_memory

    A 64 bit memory chip die, the SP95 Phase 2 buffer memory produced at IBM mid-1960s, versus memory core iron rings 8GB DDR3 RAM stick with a white heatsink Random-access memory ( RAM ; / r æ m / ) is a form of electronic computer memory that can be read and changed in any order, typically used to store working data and machine code .

  8. DDR SDRAM - Wikipedia

    en.wikipedia.org/wiki/DDR_SDRAM

    The number of chips is a multiple of 8 for non-ECC modules and a multiple of 9 for ECC modules. Chips can occupy one side (single sided) or both sides (dual sided) of the module. The maximal number of chips per DDR module is 36 (9×4) for ECC and 32 (8x4) for non-ECC. ECC vs non-ECC Modules that have error-correcting code are labeled as ECC.

  9. Error detection and correction - Wikipedia

    en.wikipedia.org/wiki/Error_detection_and_correction

    One example is the Linux kernel's EDAC subsystem (previously known as Bluesmoke), which collects the data from error-checking-enabled components inside a computer system; besides collecting and reporting back the events related to ECC memory, it also supports other checksumming errors, including those detected on the PCI bus.